![]() |
|||||||
|
|||||||
![]() |
HIP6004资料 | |
![]() |
HIP6004 PDF Download |
File Size : 116 KB
Manufacturer:INTERSIL Description:Clocking is accomplished by a low-to-high transition of the clock (CLK) input while SH/LD is held high and clock inhibit (CLK INH) is held low. The functions of CLK and CLK INH are interchangeable. Since a low CLK and a low-to-high transition of CLK INH accomplishes clocking, CLK INH should be changed to the high level only while CLK is high. Parallel loading is inhibited when SH/LD is held high. The parallel inputs to the register are enabled while SH/ LD is held low, independently of the levels of CLK, CLK INH, or SER. |
相关型号 | |
◆ Z9036112PSC | |
◆ Z86C6116PSC | |
◆ Z84C3006PEC | |
◆ Z0861505PSC | |
◆ XTR110KP | |
◆ XTR106UA | |
◆ XTR105UA | |
◆ XTR101AP | |
◆ XN4601 | |
◆ XN4501 |
1PCS | 100PCS | 1K | 10K | ||
价 格 | |||||
型 号:HIP6004 厂 家:INTERSIL 封 装:7.2mm 批 号:01+ 数 量:54 说 明: |
|||||
运 费:广东省内10元(平邮),广东省外20元(快递) 所在地:深圳市 新旧程度: |
|||||
联系人:黄林锋 |
电 话:0755-82579969,83255343 |
手 机:13714599954, |
QQ:172517499,137550090 |
MSN:zfdz168@hotmail.com |
传 真:0755-82738881 |
EMail:zfdz168@163.com |
公司地址: 深圳市福田区华强北路华强广场B座28楼L室 |